# **ASPM 27 Series**

# Automotive 3-Phase 650 V 30 A Smart Power Module

# NFVA33065L42

#### **General Description**

NFVA33065L42 is an advanced Automotive SPM<sup>®</sup> module providing a fully-featured, high-performance inverter output stage for hybrid and electric vehicles. These modules integrate optimized gate drive of the built-in IGBTs to minimize EMI and losses, while also providing multiple on-module protection features including under-voltage lockouts, over-current shutdown, thermal monitoring of drive IC, and fault reporting. The built-in, high-speed HVIC requires only a single supply voltage and translates the incoming logic-level gate inputs to the high-voltage, high-current drive signals required to properly drive the module's internal IGBTs. Separate negative IGBT terminals are available for each phase to support the widest variety of control algorithms.

#### **Features**

- Automotive SPM in 27 Pin DIP Package
- Preparing for AEC & AQG324 Qualified
- 650 V/30 A 3-Phase IGBT Inverter with Integral Gate Drivers and Protections
- 175°C Guaranteed Short-Circuit Rated FS Trench IGBTs with Stable EMI Performance
- Outstanding Thermal Resistance Using Al2O3 DBC Substrate
- Separated Open-Emitter Pins from Low-Side IGBTs for Three-Phase Current Sensing
- Single-Grounded Power Supply
- LVIC Temperature–Sensing Built–In for Temperature Monitoring
- Isolation Rating: 2500 V<sub>rms</sub>/1 min.
- Pb-Free and RoHS Compliant

#### **Applications**

- Automotive High Voltage Auxiliary Motors
  - ◆ Climate e-Compressors
  - Oil / Water Pumps
  - Super / Turbo Chargers
  - Variety Fans

#### **Related Resources**

- <u>AND9800</u> Automotive Smart Power Module, 650 V ASPM27 Series
- AN–9086 SPM 3 Package Mounting Guide



#### ON Semiconductor®

www.onsemi.com



# Figure 1. 3D Package Drawing

(Click to Active 3D Content)

ASPM27-CCA CASE MODCB

#### **MARKING DIAGRAM**



ON = ON Semiconductor Logo XXXXXXXXXX = Specific Device Code

XXX = Lot Number
Y = Year
WW = Work Week
0000001 = Serial Number

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

#### **Integrated Power Functions**

• 650 V-30 A IGBT inverter for three-phase DC/AC power conversion (Refer to Figure 3)

# Integrated Drive, Protection and System Control Functions

• For inverter high-side IGBTs: gate drive circuit, high-voltage isolated high-speed level shifting control circuit, Under-Voltage Lock-Out Protection (UVLO)

- For inverter low-side IGBTs: gate drive circuit, Short-Circuit Protection (SCP) control supply circuit, Under-Voltage Lock-Out Protection (UVLO)
- Fault signaling: corresponding to UVLO (low-side supply) and SC faults
- Input interface: active-HIGH interface, works with 3.3/5 V logic, Schmitt-trigger input

#### **PIN CONFIGURATION**



Figure 2. Top View

#### **PIN DESCRIPTIONS**

| Pin Number | Pin Name             | Pin Description                                           |
|------------|----------------------|-----------------------------------------------------------|
| 1          | $V_{\mathrm{DD}(L)}$ | Low-Side Common Bias Voltage for IC and IGBTs Driving     |
| 2          | СОМ                  | Common Supply Ground                                      |
| 3          | IN <sub>(UL)</sub>   | Signal Input for Low-Side U-Phase                         |
| 4          | IN <sub>(VL)</sub>   | Signal Input for Low-Side V-Phase                         |
| 5          | IN <sub>(WL)</sub>   | Signal Input for Low-Side W-Phase                         |
| 6          | V <sub>FO</sub>      | Fault Output                                              |
| 7          | V <sub>TS</sub>      | Output for LVIC Temperature Sensing Voltage Output        |
| 8          | C <sub>SC</sub>      | Shut Down Input for Short-Circuit Current Detection Input |
| 9          | IN <sub>(UH)</sub>   | Signal Input for High-Side V-Phase                        |
| 10         | V <sub>DD(UH)</sub>  | High-Side Common Bias Voltage for IC and IGBTs Driving    |
| 11         | $V_{B(U)}$           | High-Side Bias Voltage for U-Phase IGBT Driving           |
| 12         | V <sub>S(U)</sub>    | High-Side Bias Voltage Ground for U-Phase IGBT Driving    |
| 13         | IN <sub>(VH)</sub>   | Signal Input for High-Side V-Phase                        |
| 14         | V <sub>DD(VH)</sub>  | High-Side Common Bias Voltage for IC and IGBTs Driving    |
| 15         | V <sub>B(V)</sub>    | High-Side Bias Voltage for V-Phase IGBT Driving           |
| 16         | V <sub>S(V)</sub>    | High-Side Bias Voltage Ground for V-Phase IGBT Driving    |
| 17         | IN <sub>(WH)</sub>   | Signal Input for High-Side W-Phase                        |
| 18         | V <sub>DD(WH)</sub>  | High-Side Common Bias Voltage for IC and IGBTs Driving    |
| 19         | V <sub>B(W)</sub>    | High-Side Bias Voltage for W-Phase IGBT Driving           |
| 20         | V <sub>S(W)</sub>    | High-Side Bias Voltage Ground for W-Phase IGBT Driving    |
| 21         | Nυ                   | Negative DC-Link Input for U-Phase                        |
| 22         | N <sub>V</sub>       | Negative DC-Link Input for V-Phase                        |
| 23         | N <sub>W</sub>       | Negative DC-Link Input for W-Phase                        |
| 24         | U                    | Output for U-Phase                                        |
| 25         | V                    | Output for V-Phase                                        |
| 26         | W                    | Output for W-Phase                                        |
| 27         | Р                    | Positive DC-Link Input                                    |
|            |                      | •                                                         |

#### INTERNAL EQUIVALENT CIRCUIT AND INPUT/OUTPUT PINS



#### NOTES:

- 1. Inverter low-side is composed of three IGBTs, freewheeling diodes for each IGBT, and one control IC. It has gate drive and protection functions.
- 2. Inverter power side is composed of four inverter DC-link input terminals and three inverter output terminals.
- 3. Inverter high-side is composed of three IGBTs, freewheeling diodes, and three drive ICs for each IGBT.

Figure 3. Internal Block Diagram

#### **ABSOLUTE MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Symbol                 | Parameter                          | Conditions                                                                                                                                        | Rating                    | Unit             |
|------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|
| NVERTER PA             | RT                                 |                                                                                                                                                   |                           |                  |
| V <sub>PN</sub>        | Supply Voltage                     | Applied between P-N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                                                | 500                       | V                |
| V <sub>PN(Surge)</sub> | Supply Voltage (Surge)             | Applied between P-N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                                                | 575                       | V                |
| V <sub>CES</sub>       | Collector-Emitter Voltage          |                                                                                                                                                   | 650                       | V                |
| ±I <sub>C</sub>        | Each IGBT Collector Current        | $T_{C} = 100^{\circ}\text{C}, \ V_{DD} \ge 15 \ \text{V}, \ T_{J} \le 175^{\circ}\text{C}$ (Note 4)                                               | 30                        | А                |
| ±l <sub>CP</sub>       | Each IGBT Collector Current (Peak) | $T_C$ = 25°C, $T_J$ ≤ 175°C, Under 1 ms Pulse Width (Note 4)                                                                                      | 60                        | А                |
| P <sub>C</sub>         | Collector Dissipation              | T <sub>C</sub> = 25°C per One Chip (Note 4)                                                                                                       | 100                       | W                |
| TJ                     | Operating Junction Temperature     | IGBT and Diode                                                                                                                                    | <b>−40~175</b>            | °C               |
|                        |                                    | Driver IC                                                                                                                                         | <b>−40~150</b>            |                  |
| ONTROL PAI             | RT                                 |                                                                                                                                                   |                           |                  |
| $V_{DD}$               | Control Supply Voltage             | Applied between V <sub>DD(H)</sub> , V <sub>DD(L)</sub> -COM                                                                                      | 20                        | V                |
| $V_{BS}$               | High-Side Control Bias Voltage     | $\begin{array}{c} \text{Applied between } V_{B(U)} \!\!-\!\! V_{S(U)}, \ V_{B(V)} \!\!-\!\! V_{S(V)}, \\ V_{B(W)} \!\!-\!\! V_{S(W)} \end{array}$ | 20                        | V                |
| $V_{IN}$               | Input Signal Voltage               | Applied between IN <sub>(UH)</sub> , IN <sub>(VH)</sub> , IN <sub>(WH)</sub> , IN <sub>(UL)</sub> , IN <sub>(VL)</sub> , IN <sub>(WL)</sub> –COM  | -0.3~V <sub>DD</sub> +0.3 | V                |
| $V_{FO}$               | Fault Output Supply Voltage        | Applied between V <sub>FO</sub> -COM                                                                                                              | -0.3~V <sub>DD</sub> +0.3 | ٧                |
| I <sub>FO</sub>        | Fault Output Current               | Sink Current at V <sub>FO</sub> pin                                                                                                               | 2                         | mA               |
| V <sub>SC</sub>        | Current Sensing Input Voltage      | Applied between C <sub>SC</sub> -COM                                                                                                              | -0.3~V <sub>DD</sub> +0.3 | V                |
| OTAL SYSTE             | М                                  |                                                                                                                                                   |                           |                  |
| t <sub>SC</sub>        | Short Circuit Withstand Time       | $V_{DD} = V_{BS} \le 13.5 \sim 16.5 \text{ V}, V_{PN} \le 400 \text{ V},$ $T_J = 150^{\circ}\text{C}$ Non–repetitive                              | 3                         | μs               |
| T <sub>STG</sub>       | Storage Temperature                |                                                                                                                                                   | -55~175                   | °C               |
| V <sub>ISO</sub>       | Isolation Voltage                  | 60 Hz, Sinusoidal, AC 1 minute,<br>Connection Pins to Heat Sink Plate                                                                             | 2500                      | V <sub>rms</sub> |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE

| Symbol                | Parameter                           | Conditions                                                     | Min. | Тур. | Max. | Unit |
|-----------------------|-------------------------------------|----------------------------------------------------------------|------|------|------|------|
| R <sub>th(j-c)Q</sub> | Junction to Case Thermal Resistance | Inverter IGBT part (per 1/6 module)                            | -    | -    | 1.5  | °C/W |
| R <sub>th(j-c)F</sub> |                                     | Inverter FWD part (per 1/6 module)                             | -    | -    | 2.55 | °C/W |
| $L_{\sigma}$          | Package Stray Inductance            | P to N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> (Note 6) | -    | 24   | _    | nΗ   |

These values had been made an acquisition by the calculation considered to design factor.
 For the measurement point of case temperature (T<sub>C</sub>), please refer to Figure 1. DBC discoloration and Picker Circle Printing allowed, please refer to application note AN-9190 (Impact of DBC Oxidation on SPM<sup>®</sup> Module Performance).
 Stray inductance per phase measured per IEC 60747-15.

#### **ELECTRICAL CHARACTERISTICS - INVERTER PART** (T<sub>J</sub> as specified)

|    | Symbol               | Parameter                              | Conditions                                                                                                                    | Min. | Тур. | Max. | Unit |
|----|----------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|    | V <sub>CE(SAT)</sub> | Collector - Emitter Saturation Voltage | $V_{DD} = V_{BS} = 15 \text{ V}, V_{IN} = 5 \text{ V},$<br>$I_{C} = 30 \text{ A}, T_{J} = 25^{\circ}\text{C}$                 | -    | 1.55 | 2.05 | V    |
|    |                      |                                        | $V_{DD} = V_{BS} = 15 \text{ V}, V_{IN} = 5 \text{ V},$<br>$I_{C} = 30 \text{ A}, T_{J} = 175^{\circ}\text{C}$                |      | 1.80 | 2.40 | V    |
|    | V <sub>F</sub>       | FWDi Forward Voltage                   | $V_{IN} = 0 \text{ V}, I_F = 30 \text{ A}, T_J = 25^{\circ}\text{C}$                                                          | -    | 1.90 | 2.50 | V    |
|    |                      |                                        | $V_{IN} = 0 \text{ V}, I_F = 30 \text{ A}, T_J = 175^{\circ}\text{C}$                                                         |      | 1.85 | 2.45 | V    |
| HS | t <sub>ON</sub>      | High Side Switching Times              | $V_{PN} = 300 \text{ V}, V_{DD} = 15 \text{ V}, I_C = 30 \text{ A},$                                                          | 0.70 | 1.10 | 1.60 | μs   |
|    | t <sub>C(ON)</sub>   |                                        | $T_J = 25^{\circ}\text{C}$<br>$V_{IN} = 0 \text{ V} \Leftrightarrow 5 \text{ V}$ , Inductive Load<br>See Figure 5<br>(Note 7) | -    | 0.20 | 0.60 | μs   |
|    | t <sub>OFF</sub>     |                                        |                                                                                                                               | -    | 1.20 | 1.70 | μs   |
|    | t <sub>C(OFF)</sub>  |                                        |                                                                                                                               | -    | 0.15 | 0.45 | μs   |
|    | t <sub>rr</sub>      |                                        |                                                                                                                               | -    | 0.08 | -    | μs   |
| LS | t <sub>ON</sub>      | Low Side Switching Times               | $V_{PN} = 300 \text{ V}, V_{DD} = 15 \text{ V}, I_C = 30 \text{ A},$                                                          | 0.40 | 0.80 | 1.30 | μs   |
|    | t <sub>C(ON)</sub>   |                                        | $T_J = 25^{\circ}C$<br>$V_{IN} = 0 \text{ V} \Leftrightarrow 5 \text{ V}$ , Inductive Load                                    | -    | 0.20 | 0.55 | μs   |
|    | t <sub>OFF</sub>     |                                        | See Figure 5<br>(Note 7)                                                                                                      | -    | 1.10 | 1.60 | μs   |
|    | t <sub>C(OFF)</sub>  |                                        |                                                                                                                               | -    | 0.20 | 0.50 | μs   |
|    | t <sub>rr</sub>      |                                        |                                                                                                                               | -    | 0.10 | _    | μs   |
|    | I <sub>CES</sub>     | Collector-Emitter Leakage Current      | $T_J = 25^{\circ}C$ , $V_{CE} = V_{CES}$                                                                                      | -    | -    | 3    | mA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

7.  $t_{ON}$  and  $t_{OFF}$  include the propagation delay time of the internal drive IC.  $t_{C(ON)}$  and  $t_{C(OFF)}$  are the switching time of IGBT itself under the

#### PACKAGE MARKING AND ORDERING INFORMATION

| Part Number  | Top Marking  | Package    | Packing Type | Quantity |
|--------------|--------------|------------|--------------|----------|
| NFVA33065L42 | NFVA33065L42 | ASPM27-CDA | Tube         | 10       |



Figure 4. Switching Time Definition

given gate driving condition internally. For the detailed information, please see Figure 4.



Figure 5. Example Circuit for Switching Test



Figure 6. Switching Loss Characteristics



Figure 7. Temperature Profile of V<sub>TS</sub> (Typical)

# **CONTROL PART** $(T_J = 25^{\circ}C)$

| Symbol               | Parameter                                  | Conditions                                                                                                                                |                                                                                                           | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>QDDH</sub>    | Quiescent V <sub>DD</sub> Supply Current   | V <sub>DD(H)</sub> = 15 V,<br>IN <sub>(UH,VH,WH)</sub> = 0 V                                                                              | V <sub>DD(H)</sub> – COM                                                                                  | -    | -    | 0.40 | mA   |
| I <sub>QDDL</sub>    |                                            | V <sub>DD(L)</sub> = 15 V,<br>IN <sub>(UL,VL,WL)</sub> = 0 V                                                                              | V <sub>DD(L)</sub> – COM                                                                                  | -    | -    | 4.80 | mA   |
| I <sub>PDDH</sub>    | Operating V <sub>DD</sub> Supply Current   | V <sub>DD(H)</sub> = 15 V, f <sub>PWM</sub> = 20 kHz,<br>duty = 50%, applied to one<br>PWM signal input for High–<br>Side                 | V <sub>DD(H)</sub> – COM                                                                                  | -    | -    | 0.48 | mA   |
| I <sub>PDDL</sub>    |                                            | V <sub>DD(L)</sub> = 15 V, f <sub>PWM</sub> = 20 kHz,<br>duty = 50%, applied to one<br>PWM signal input for Low–<br>Side                  | V <sub>DD(L)</sub> – COM                                                                                  | -    | _    | 8.80 | mA   |
| I <sub>QBS</sub>     | Quiescent V <sub>BS</sub> Supply Current   | V <sub>BS</sub> = 15 V,<br>IN <sub>(UH,VH.WH)</sub> = 0 V                                                                                 | $ \begin{aligned} &V_{B(U)} - V_{S(U)}, \\ &V_{B(V)} - V_{S(V)}, \\ &V_{B(W)} - V_{S(W)}, \end{aligned} $ | -    | -    | 0.24 | mA   |
| I <sub>PBS</sub>     | Operating V <sub>BS</sub> Supply Current   | $V_{DD} = V_{BS} = 15 \text{ V},$<br>$f_{PWM} = 20 \text{ kHz}, \text{ duty} = 50\%,$<br>applied to one PWM signal<br>input for High–Side | $ \begin{aligned} &V_{B(U)} - V_{S(U)}, \\ &V_{B(V)} - V_{S(V)}, \\ &V_{B(W)} - V_{S(W)}, \end{aligned} $ | -    | _    | 4.40 | mA   |
| V <sub>FOH</sub>     | Fault Output Voltage                       | $V_{DD}$ = 15 V, $V_{SC}$ = 0 V, $V_{FO}$ Circle Pull-up                                                                                  | cuit: 4.7 kΩ to 5 V                                                                                       | 4.5  | -    | =    | V    |
| V <sub>FOL</sub>     |                                            | $V_{DD}$ = 15 V, $V_{SC}$ = 1 V, $V_{FO}$ Circ<br>Pull-up                                                                                 | cuit: 4.7 kΩ to 5 V                                                                                       | -    | -    | 0.50 | V    |
| V <sub>SC(ref)</sub> | Short Circuit Trip Level                   | V <sub>DD</sub> = 15 V (Note 7)                                                                                                           | C <sub>SC</sub> - COM <sub>(L)</sub>                                                                      | 0.45 | 0.50 | 0.55 | V    |
| $UV_DDD$             | Supply Circuit Under-Voltage               | Detection Level                                                                                                                           |                                                                                                           | 9.80 | -    | 13.3 | V    |
| $UV_DDR$             | Protection                                 | Reset Level                                                                                                                               |                                                                                                           | 10.3 | -    | 13.8 | V    |
| UV <sub>BSD</sub>    | 1                                          | Detection Level                                                                                                                           |                                                                                                           | 9.00 | _    | 12.5 | V    |
| UV <sub>BSR</sub>    |                                            | Reset Level                                                                                                                               |                                                                                                           | 9.50 | _    | 13.0 | V    |
| t <sub>FOD</sub>     | Fault-Out Pulse Width                      |                                                                                                                                           |                                                                                                           | 50   | _    | -    | μs   |
| V <sub>TS</sub>      | LVIC Temperature Sensing<br>Voltage Output | $V_{DD(L)}$ = 15 V, $T_{LVIC}$ = 25°C (Note 8)<br>See Figure 7                                                                            |                                                                                                           | 540  | 640  | 740  | mV   |
| V <sub>IN(ON)</sub>  | ON Threshold Voltage                       | Applied between IN <sub>(UH,VH.WH)</sub>                                                                                                  | - COM                                                                                                     | _    | _    | 2.60 | V    |
| V <sub>IN(OFF)</sub> | OFF Threshold Voltage                      | IN <sub>(UL,VL.WL)</sub> – COM                                                                                                            |                                                                                                           | 0.80 | -    | _    | V    |

#### **RECOMMENDED OPERATING CONDITIONS**

|                                                |                                           |                                                                                                                                            | Value |      |      |      |
|------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| Symbol                                         | Parameter                                 | Conditions                                                                                                                                 | Min.  | Тур. | Max. | Unit |
| V <sub>PN</sub>                                | Supply Voltage                            | Applied between P – N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                                       | -     | 300  | 400  | V    |
| $V_{DD}$                                       | Control Supply Voltage                    | Applied between V <sub>DD(H)</sub> – COM, V <sub>DD(L)</sub> – COM                                                                         | 14.0  | 15   | 16.5 | V    |
| V <sub>BS</sub>                                | High-Side Bias Voltage                    | $ \begin{array}{c} \text{Applied between } V_{B(U)} - V_{S(U)},  V_{B(V)} - V_{S(V)}, \\ V_{B(W)} - V_{S(W)} \end{array} $                 | 13.0  | 15   | 18.5 | V    |
| dV <sub>DD</sub> /dt,<br>dV <sub>BS</sub> /dt, | Control Supply Variation                  |                                                                                                                                            | -1    | -    | 1    | V/μs |
| t <sub>dead</sub>                              | Blanking Time for Preventing<br>Arm-Short | For Each Input Signal                                                                                                                      | 2.0   | -    | -    | μs   |
| f <sub>PWM</sub>                               | PWM Input Signal                          | $-40^{\circ}\text{C} \le \text{T}_{\text{C}} \le 125^{\circ}\text{C}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ | -     | _    | 40   | kHz  |
| V <sub>SEN</sub>                               | Voltage for Current Sensing               | Applied between N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> – COM (Including Surge Voltage)                                           | -5    | -    | 5    | V    |

<sup>8.</sup> Short-circuit current protection is functioning only at the low-sides.
9. T<sub>LVIC</sub> is the temperature of LVIC itself. V<sub>TS</sub> is only for sensing temperature of LVIC and can not shutdown IGBTs automatically.

#### **RECOMMENDED OPERATING CONDITIONS (continued)**

| PW <sub>IN(ON)</sub>  | Minimum Input Pulse Width | $V_{DD} = V_{BS} = 15 \text{ V}, I_C \le 30 \text{ A}, \text{Wiring Inductance}$ between $N_{U,V;W}$ and DC Link N < 10 nH | 1.5 | _ | -   | μs |
|-----------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|---|-----|----|
| PW <sub>IN(OFF)</sub> |                           | (Note 10)                                                                                                                  | 1.5 | - | -   |    |
| PW <sub>IN(ON)</sub>  |                           | V <sub>DD</sub> = V <sub>BS</sub> = 15 V, 30 A ≤ I <sub>C</sub> ≤ 60 A,<br>Wiring Inductance between N <sub>UMW</sub>      | 2.0 | - | -   | μs |
| PW <sub>IN(OFF)</sub> |                           | and DC Link N < 10 nH (Note 10)                                                                                            | 2.0 | - | -   |    |
| TJ                    | Junction Temperature      |                                                                                                                            | -40 | - | 150 | °C |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **MECHANICAL CHARACTERISTICS AND RATINGS**

|                           |                         |                         |     | Value |      |       |
|---------------------------|-------------------------|-------------------------|-----|-------|------|-------|
| Parameter                 |                         | Conditions              |     | Тур.  | Max. | Unit  |
| Device Flatness           | See Figure 8            | See Figure 8            |     | -     | +150 | μm    |
| Mounting Torque           | Mounting Screw: M3      | Recommended 0.7 N•m     | 0.6 | 0.7   | 0.8  | N∙m   |
|                           | See Figure 9 Recon      | Recommended 7.1 kg•cm   | 6.2 | 7.1   | 8.1  | kg∙cm |
| Terminal Pulling Strength | Load 19.8 N             |                         | 10  | -     | -    | s     |
| Terminal Bending Strength | Load 9.8 N 90 deg. bend | Load 9.8 N 90 deg. bend |     | -     | -    | times |
| Weight                    |                         |                         | -   | 15    | -    | g     |



Figure 8. Flatness Measurement Position



#### NOTES:

- 11. Do not make over torque when mounting screws. Much mounting torque may cause DBC cracks, as well as bolts and Al heat-sink
- 12. Avoid one–sided tightening stress. Figure 9 shows the recommended torque order for mounting screws. Uneven mounting can cause the DBC substrate of package to be damaged. The pre–screwing torque is set to 20 ~ 30% of maximum torque rating.

Figure 9. Mounting Screws Torque Order

<sup>10.</sup> This product might not make response if input pulse width is less than the recommended value.



- a1: Control supply voltage rises: After the voltage rises UVDDR, the circuits start to operate when next input is applied.
- a2: Normal operation: IGBT ON and carrying current.
- a3: Under voltage detection (UV<sub>DDD</sub>).
- a4: IGBT OFF in spite of control input condition.
- a5: Fault output operation starts with a fixed pulse width.
- a6: Under voltage reset (UV<sub>DDR</sub>).
- a7: Normal operation: IGBT ON and carrying current by triggering next signal from LOW to HIGH.

Input signal Protection RESET SE1 **RESET** Circuit State UV<sub>BSB</sub> UV<sub>BSD</sub> Control b3 Supply Voltage b6 b2 ، Output Current High-level (no fault output) Fault Output Signal

Figure 10. Under-Voltage Protection (Low-Side)

- b1: Control supply voltage rises: After the voltage rises UV<sub>BSR</sub>, the circuits start to operate when next input is applied.
- b2: Normal operation: IGBT ON and carrying current.
- b3: Under voltage detection (UV<sub>BSD</sub>).
- b4: IGBT OFF in spite of control input condition, but there is no fault output signal.
- b5: Under voltage reset (UV<sub>BSB</sub>).
- b6: Normal operation: IGBT ON and carrying current by triggering next signal from LOW to HIGH.

Figure 11. Under-Voltage Protection (High-Side)



(with the external sense resistance and RC filter connection)

- c1: Normal operation: IGBT ON and carrying current.
- c2: Short circuit current detection (SC trigger).
- c3: All low-side IGBT's gate are hard interrupted.
- c4: All low-side IGBTs turn OFF.
- c5: Fault output operation starts with a fixed pulse width.
- c6: Input HIGH: IGBT ON state, but during the active period of fault output the IGBT doesn't turn ON.
- c7: Fault output operation finishes, but IGBT doesn't turn on until triggering next signal from LOW to HIGH.
- c8: Normal operation: IGBT ON and carrying current.

Figure 12. Short-Circuit Current Protection (Low-Side Operation Only)



#### NOTE:

13.RC coupling at each input might change depending on the PWM control scheme used in the application and the wiring impedance of the application's printed circuit board. The input signal section of the Motion SPM 3 product integrates 5kΩ (typ.) pull–down resistor. Therefore, when using an external filtering resistor, please pay attention to the signal voltage drop at input terminal.

Figure 13. Recommended CPU I/O Interface Circuit



#### NOTES:

- 14. To avoid malfunction, the wiring of each input should be as short as possible. (less than 2-3 cm)
- 15. V<sub>FO</sub> output is open-drain type. The signal line should be pulled up to the positive side of the MCU or control power supply with a resistor that makes I<sub>FO</sub> up to 2mA. Refer to Figure 13.
- 16. Input signal is active–HIGH type. There is a 5 k $\Omega$  resistor inside the IC to pull–down each input signal line to GND. RC coupling circuits should be adopted for the prevention of input signal oscillation. R<sub>1</sub>C<sub>1</sub> time constant should be selected in the range 50~150 ns. (Recommended R<sub>1</sub> = 100  $\Omega$ , C<sub>1</sub> = 1 nF)
- 17. Each wiring pattern inductance of A point should be minimized (Recommended less than 10 nH). Use the shunt resistor R<sub>4</sub> of surface mounted (SMD) type to reduce wiring inductance. To prevent malfunction, wiring of point E should be connected to the terminal of the shunt resistor R<sub>4</sub> as close as possible.
- 18. To prevent errors of the protection function, the wiring of B, C and D point should be as short as possible.
- 19. In the short–circuit protection circuit, please select the R<sub>6</sub>C<sub>6</sub> time constant in the range 1.5–2 μs.. Do enough evaluation on the real system because short–circuit protection time may vary wiring pattern layout and value of the R<sub>6</sub>C<sub>6</sub> time constant.
- 20. Each capacitor should be mounted as close to the pins of the ASPM27 product as possible.
- 21. To prevent surge destruction, the wiring between the smoothing capacitor C<sub>7</sub> and the P & GND pins should be as short as possible. The use of a high–frequency non–inductive capacitor of around 0.1~ 0.22 μF between the P & GND pins is recommended.
- 22. Relays are used at almost every systems of electrical equipment at industrial application. In these cases, there should be sufficient distance between the CPU and the relays.
- 23. The zener diode or transient voltage suppressor should be adopted for the protection of ICs from the surge destruction between each pair of control supply terminals (Recommended zener diode is 22 V/1 W. which has the lower zener impedance characteristic than about 15 Ω).
- 24.  $C_2$  of around 7 times larger than bootstrap capacitor  $C_3$  is recommended.
- 25. Choose the electrolytic capacitor with good temperature characteristic in C<sub>3</sub>. Also choose 0.1~0.2 μF R-category ceramic capacitors with good temperature and frequency characteristics in C<sub>4</sub>.

Figure 14. Typical Application Circuit

#### **PACKAGE DIMENSIONS**

# 27LD MODULE PDD STD CASE MODCB



SPM is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthnotized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com TECHNICAL SUPPORT

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 00421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

For additional information, please contact your local Sales Representative